

# EE 319K Introduction to Embedded Systems

Lecture 2: Addressing modes, Memory Operations, Subroutines, I/O, Logical/Shift Operations, Introduction to C

### **Announcements**



#### □ Lab

- ❖ No lab this week
  - o TAs will give intro and TExaS demo in the lab
- First lab due next week
  - o Digital lock in TExaS
  - o Select lab partner (e.g. during TA demo)
  - o Get started!

#### □ Homework

- First homework due next Monday
  - o Hand assembling of a simple program into object code

### ■ Equipment

❖ Install TExaS on your computer/laptop

Andreas Gerstlauer 3-2

# Agenda



### □Recap

- Data and number representations
- ♦9S12 assembly programming
- ❖TExaS simulator

### **□**Outline

- ❖Input/output
- ❖Logical/shift operations
- ❖Introduction to C
  - o Structure of a C program
  - o Boolean expressions and assignments

Andreas Gerstlauer 3-3



<u>Control Unit (CU)</u>: Controls the sequence of operations in the processor.

<u>Instruction Register (IR)</u>: contains the op code for the current instruction

<u>Arithmetic Logic unit (ALU)</u>: performs operations such as addition, subtraction, multiplication and division.

<u>Program counter (PC)</u>: points to the memory containing the instruction to execute next.

Bus Interface Unit (BIU): reads data from the bus during a read cycle, and writes data onto the bus during a write cycle.

<u>Effective Address Register (EAR)</u>: contains the data address for the current instruction.

# Instruction Execution: Phases



| Phase | Function                       | R/W          | Address          | Comment                                          |
|-------|--------------------------------|--------------|------------------|--------------------------------------------------|
| 1     | Op code fetch<br>Operand fetch | read<br>read | PC++<br>PC++     | Put op code into IR<br>Immediate or calculate EA |
| 2     | Decode<br>Instruction          | None         |                  | Figure out what to do                            |
| 3     | Evaluate Address               | none         |                  | Determine EAR                                    |
| 4     | Data read                      | read         | SP, EAR          | Data passes thru ALU                             |
| 5     | Free cycle                     | read         | PC/SP/\$<br>FFFF | ALU operations, set CCR                          |
| 6     | Data Store                     | write        | SP, EAR          | Results stored in memory                         |

 $\underline{\textbf{Note}} :$  Bold text shows those phases that generate bus cycles



<u>Inherent addressing</u> mode has no operand field sometimes there is no data

ex:- stop

sometimes the data for the instruction is implied.

ex:- clra

sometimes the data must be fetched, but the address is implied

ex:- pula

Immediate addressing mode uses a fixed data constant



#### Direct Page addressing mode

- Uses an 8-bit address
- Access from addresses 0 to \$00FF
- · Called zero-page.
- The < operator forces Direct Page addressing</li>
- On the 6812 they reference the I/O ports : On the 9S12DP512, *Port K* is at address \$0032

#### Extended Addressing mode

- · Uses a 16-bit address
- Size of data depends on the op code (which register is uses)
- Access all memory and I/O devices
- · Outside Motorola family this addressing mode is called direct
- The > operator forces extended addressing

#### PC-Relative Addressing mode

- · Used for the branch instructions
- Stored in the machine code is not the absolute address but the 8-bit signed offset relative distance from the current PC value
- The PC already points to the next instruction
- The assembler calculates it for us

## Idaa



### **LDAA**

Load Accumulator A

**LDAA** 

Operation:  $(M) \Rightarrow A$ 

Description: Loads the content of memory location M into accumulator A. The condition codes are set according to the data.

 S
 X
 H
 I
 N
 Z
 V
 C

 Δ
 Δ
 0

N: Set if MSB of result is set; cleared otherwise.
 Z: Set if result is \$00; cleared otherwise.
 V: 0; Cleared.

#### Addressing Modes, Machine Code, and Execution Times:

| Source Form        | Address Mode | Object Code | Cycles | Access Detail |
|--------------------|--------------|-------------|--------|---------------|
| LDAA #opr8i        | IMM          | 86 ii       | 1      | p             |
| LDAA opr8a         | DIR          | 96 dd       | 3      | rfP           |
| LDAA opr16a        | EXT          | B6 hh 11    | 3      | rOP           |
| LDAA oprx0_xysp    | IDX          | A6 xb       | 3      | rfP           |
| LDAA oprx9,xysp    | IDX1         | A6 xb ff    | 3      | rP0           |
| LDAA oprx16,xysp   | IDX2         | A6 xb ee ff | 4      | frPP          |
| LDAA [D,xysp]      | [D,IDX]      | A6 xb       | 6      | fIfrfP        |
| LDAA [oprx16.xvsp] | IIDX21       | A6 xb ee ff | 6      | fIPrfP        |

Ramesh Yerraballi

3-8

| LDAA | #opr8i        | IMM     | 86 ii       |
|------|---------------|---------|-------------|
| LDAA | opr8a         | DIR     | 96 dd       |
| LDAA | opr16a        | EXT     | B6 $hh 11$  |
| LDAA | oprx0_xysp    | IDX     | A6 xb       |
| LDAA | oprx9,xysp    | IDX1    | A6 xbff     |
| LDAA | oprx16,xysp   | IDX2    | A6 xb ee ff |
| LDAA | [D,xysp]      | [D,IDX] | A6 xb       |
| LDAA | [oprx16,xysp] | [IDX2]  | A6 xb ee ff |

(M)⇒ A Load Accumulator A

# Simple Addressing Modes



### ☐ Clarifications:

- ❖ Immediate mode can use more than 8-bit values: ldd #W ;RegD=W load a 16-bit constant into RegD lds #W ;SP=W load a 16-bit constant into SP
- ❖ Branch uses a 8-bit offset however there is a long Branch instruction that can increase this to 16-bits

o bra, bmi, bne, bpl use 8-bit offset:

bra rel8 20 r

o Ibra, Ibmi, Ibne, Ibpl, and 16 other long branch instructions use 16-bit offset:

lbra rel16 18 20 qq rr

o Jmp uses 16-bit destination address in extended addr mode:

jmp opr16 06 hh 11

Ramesh Yerraballi 3-9

Assume bra there is at \$5000 Assume there is at \$5036 What is machine code?

Assume bra there is at \$6000 Assume there is at \$6096 What is machine code?

### Memory to memory move



■ Note that the "addressing mode" applies to the operands. If an instruction has two operands each has its own addressing mode:

♦ movw #W,addr ; {addr}=W

Move a 16-bit constant into memory
EXT-IMM

♦movw addr1,addr2 ; {addr2}={addr1} EXT-EXT
Move a 16-bit value memory to memory

```
Subroutines
$0800
                         org $0800
$0800
                    Flag rmb 1
$0801
                    Data rmb
                             2
$4000
                         org $4000
                    ;*****Set*********
                    ; Set Data=1000, and Flag=1
                    ; Input: None
                    ; Output: None
                    Set movw #1000, Data ;3
$4000 180303E80801
$4006 180B010800
                        movb #1,Flag
                                       ;4
$400B 3D
                                         ;5
                         rts
$400C CF4000 main lds #$4000
                                         ;1
$400F 07EF
                                         ;2
                       bsr Set
$4011 20FE
                    loop bra loop
                                         ;6
$FFFE
                         org $fffe
$FFFE 400C
                         fdb main
Ramesh Yerraballi
                                                   3-11
```

Since the *bsr* instruction uses relative addressing, it can only be used to call a subroutine near the current instruction. Since the *jsr* instruction allows extended addressing, it can be used to call a subroutine anywhere in memory.

## Stack Use in Subroutines: bsr





#### bsr Execution:

Opcode fetch R 0x400F 0x07 from ROM Phase 1
Operand fetch R 0x4010 0xEF from ROM Phase 1
Stack store lsbw 0x3FFF 0x11 to RAM Phase 6
Stack store msbw 0x3FFE 0x40 to RAM Phase 6

# Stack Use in Subroutines: rts





#### rts Execution:

Opcode fetch R 0x4009 0x3D from ROM Phase 1
Stack read msb R 0x3FFE 0x40 from RAM Phase 4
Stack read lsb R 0x3FFF 0x11 from RAM Phase 4





To make all pins input, we clear the direction register:

```
movb #0,DDRT ; make allPTT pins an input
```

Make PTT pins 7-4 input, and pins 3-0 output, then make PT3-PT0 output high:

```
ldaa #$0F
staa DDRT ;PT7-PT4 inputs, PT3-PT0 outputs
ldaa #$0F
staa PTT ;make PT3-0 high
```



Logical ops bita, bitb, oraa, orab perform the logical operation and set the condition code bits accordingly but do not modify registers A or B

### To set



The **or** operation to set bits 1 and 0 of the register DDRT. The other six bits of DDRT remain constant.

Friendly software modifies just the bits that need to be.

DDRT |= 0x03; // PT1,PT0 outputs

#### Assembly:

```
ldaa DDRT    ;read previous value
oraa #$03    ;set bits 0 and 1
staa DDRT    ;update
```

# To toggle



The **exclusive or** operation can also be used to toggle bits.

```
PTT ^= 0x80; /* toggle PT7 */
```

### Assembly:

```
ldaa PTT  ;read output Port T
eora #$80  ;toggle bit 7
staa PTT  ;update
```

# **Switch Interfacing**





The **and** operation to extract, or *mask*, individual bits:

Pressed = PTT&0x40;//true if the switch pressed

#### Assembly:

ldaa PTT ;read input Port T

anda #\$40 ;clear all bits except bit 6 staa Pressed ;true iff the switch is pressed

 ${f a_7}$   ${f a_6}$   ${f a_5}$   ${f a_4}$   ${f a_3}$   ${f a_2}$   ${f a_1}$   ${f a_0}$  Value of PTT  ${f 0}$  1 0 0 0 0 0 0 0 \$\frac{1}{2}\$ \$

# **Shift Operation**





Use the asla instruction when manipulating signed numbers, and use the lsla instruction when shifting unsigned numbers

# Shift Example



High and Low are unsigned 4-bit components, which will be combined into a single unsigned 8-bit Result.

```
Result = (High<<4) | Low;</pre>
```

#### Assembly:

ldaa High

```
;shift into position
lsla
lsla
lsla
lsla
oraa Low
                         ; combine the two parts
staa Result ;save answer
 value of High
 0 \quad 0 \quad 0 \quad \mathbf{h_3} \ \mathbf{h_2} \ \mathbf{h_1} \ \mathbf{h_0} \ 0
                                               after first 1sla
 0 \quad 0 \quad \mathbf{h_3} \ \mathbf{h_2} \ \mathbf{h_1} \ \mathbf{h_0} \ \mathbf{0} \quad \mathbf{0}
                                               after second 1sla
 0 h_3 h_2 h_1 h_0 0 0 0 after third lsla
 \mathbf{h_3} \ \mathbf{h_2} \ \mathbf{h_1} \ \mathbf{h_0} \ \mathbf{0} \ \mathbf{0} \ \mathbf{0} \ \mathbf{0} after last 1s1a
 0 0 0 0 1_3 1_2 1_1 1_0 value of Low
                                             result of the oraa instruction
 \mathbf{h_{3}} \ \mathbf{h_{2}} \quad \mathbf{h_{1}} \ \mathbf{h_{0}} \ \mathbf{1_{3}} \ \mathbf{1_{2}} \ \mathbf{1_{1}} \ \mathbf{1_{0}}
```

;read value of High

## Introduction to C



- □ C is a high-level language
  - ❖ Abstracts hardware
  - Expressive
  - ❖ Readable
  - ❖ Analyzable
- ☐ C is a procedural language
  - ❖ The programmer explicitly specifies steps
  - Program composed of procedures o Functions/subroutines
- ☐ C is compiled (not interpreted)
  - ❖ Code is analyzed as a whole (not line by line)

Ramesh Yerraballi Mattan Erez

# Why C?



- □C is popular
- □C influenced many languages
- ■C is considered close-to-machine
  - Language of choice when careful coordination and control is required
  - Straightforward behavior (typically)
- ☐ Typically used to program low-level software (with some assembly)
  - Drivers, runtime systems, operating systems, schedulers, ...

Ramesh Yerraballi Mattan Erez





## **Important Notes**



- ☐ C comes with a lot of "built-in" functions
  - printf() is one good example
  - ❖ Definition included in header files
  - #include<header\_file.h>
- ☐ C has one special function called *main()* 
  - This is where execution starts (reset vector)
- ☐ C development process
  - ❖ Compiler translates C code into assembly code
  - ❖ Assembler (e.g. built into TExaS) translates assembly code into object code
  - Object code runs on machine

Ramesh Yerraballi Mattan Erez